

# **BTN9990LV NovalithIC™ +**

## **High current PN half-bridge with integrated driver**

## **Features**

- AEC-Q100/Q006 qualified (Grade 1)
- Supply voltage range 8 V 18 V (max up to 40 V)
- Path resistance of typ. 5.3 m $\Omega$  @ 25°C (max. 9.6 m $\Omega$  @ 150°C)
- Low quiescent current of max. 3.3 µA @ 85°C
- Protection features: overcurrent, undervoltage, overtemperature
- Overcurrent detection level of 75 A min
- Eight selectable switching slew rates for optimized EME
- Status flag diagnosis with feedback of current sense, temperature and slew rate and slew rate **Package Marking**





# **Potential applications**

- Automotive 12 V brushed DC Motor
- Fuel pump
- Power liftgate
- HVAC blower





# **Product validation**

Qualified for automotive applications. Product validation according to AEC-Q100.

# **Description**

The BTN9990LV is an integrated high current half-bridge for motor drive applications. It is part of the integrated half-bridge NovalithIC™+ family containing one p-channel high-side MOSFET and one n-channel low-side MOSFET with an integrated driver IC in one package. Due to the p-channel high-side switch the need for a charge pump is eliminated thus minimizing EME. Interfacing to a microcontroller is made easy by the integrated



#### **Description**

driver IC which features logic level inputs, diagnosis with current sense, slew rate adjustment, dead time generation and protection against overtemperature, undervoltage, overcurrent and short circuit. The BTN9990LV provides a cost optimized solution for protected high current PWM motor drives with very low board space consumption.



## Table of contents

## **Table of contents**





**1 Block diagram**

# **1 Block diagram**

The BTN9990LV is part of the integrated half-bridge NovalithIC™+ family containing three separate chips in one package: one p-channel high-side MOSFET and one n-channel low-side MOSFET together with a driver IC, forming an integrated high current half-bridge. All three chips are mounted on a common lead frame, using the chip-on-chip and chip-by-chip technology. The power switches utilize vertical MOS technologies to ensure optimum ON-state resistance. Due to the p-channel high-side switch the need for a charge pump is eliminated thus minimizing EME. Interfacing to a microcontroller is made easy by the integrated driver IC which features logic level inputs, diagnosis with current sense, slew rate adjustment, dead time generation and protection against overtemperature, overcurrent, undervoltage and short circuit. The BTN9990LV can be combined with other BTN9990LVs to form an H-bridge or a 3-phase drive configuration.



## **Figure 2 Block diagram**

Following figure shows the terms used in this datasheet.



## **1 Block diagram**





**2 Pin configuration**

# **2 Pin configuration**



## **Figure 4 Pin assignment BTN9990LV (top view)**

#### **Table 1 Pin definitions and functions**



1) All terminal pins must be connected together on the PCB. All terminal pins are internally connected together. PCB traces have to be designed to withstand the maximum current which can flow

#### **Bold type: pin needs power wiring**



#### **3 General product characteristics**

# **3 General product characteristics**

The device is intended to be used in an automotive environment. The circumstances, how the device environment must look like, are described in this chapter.

## **3.1 Absolute maximum ratings**

Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **Table 2 Absolute Maximum Ratings**

 $\tau_{\rm j}$  = -40°C to 150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)  $1$ 

| <b>Parameter</b>                         | <b>Symbol</b>           |                          | <b>Values</b>            |                   |              | <b>Note or condition</b>    |
|------------------------------------------|-------------------------|--------------------------|--------------------------|-------------------|--------------|-----------------------------|
|                                          |                         | Min.                     | Typ.                     | Max.              |              |                             |
| <b>Voltages</b>                          |                         |                          |                          |                   |              |                             |
| Supply voltage                           | $V_{\rm S}$             | $-0.3$                   | $\overline{\phantom{0}}$ | 40                | $\vee$       |                             |
| Drain-source voltage high-side           | $V_{DS(HS)}$            | $-40$                    | $\overline{\phantom{0}}$ |                   | $\mathsf{V}$ | $T_i \geq 25^{\circ}C$      |
| Drain-source voltage high-side           | $V_{DS(HS)}$            | $-38$                    | $\qquad \qquad -$        | $\qquad \qquad -$ | $\vee$       | $T_i < 25$ °C               |
| Drain-source voltage low-side            | $V_{DS(LS)}$            |                          | $\qquad \qquad -$        | 40                | $\mathsf{V}$ | $T_i \geq 25^{\circ}C$      |
| Drain-source voltage low-side            | $V_{DS(LS)}$            | $\overline{\phantom{0}}$ | $\qquad \qquad -$        | 38                | $\vee$       | $T_i$ < 25°C                |
| Logic input voltage                      | $V_{\text{IN}}$         | $-0.3$                   | $\qquad \qquad -$        | 5.5               | $\vee$       |                             |
|                                          | $V_{INH}$               |                          |                          |                   |              |                             |
| Voltage between VS and IS pin            | $V_{SIS}$               | $-0.3$                   | $\overline{\phantom{0}}$ | 40                | $\vee$       | $\overline{\phantom{0}}$    |
| Voltage at IS pin                        | $V_{\text{IS}}$         | $-0.3$                   | $\qquad \qquad -$        | 40                | $\mathsf{V}$ |                             |
| <b>Currents</b>                          |                         |                          |                          |                   |              |                             |
| HS drain current                         | $ I_{D(HS)} $           | $\overline{\phantom{0}}$ | $\qquad \qquad -$        | $I_{OCH0}$        | A            | Switch active <sup>2)</sup> |
| LS drain current                         | $ I_{D(LS)} $           | $\overline{\phantom{0}}$ | $\qquad \qquad -$        | $I_{\text{OCLO}}$ | A            | Switch active <sup>2)</sup> |
| <b>Temperatures</b>                      |                         |                          |                          |                   |              |                             |
| Junction temperature                     | $T_i$                   | $-40$                    | $\overline{\phantom{0}}$ | 150               | $^{\circ}$ C | $\overline{a}$              |
| Storage temperature                      | $T_{\rm{stg}}$          | $-55$                    | $\overline{\phantom{0}}$ | 150               | $^{\circ}$ C | $\qquad \qquad -$           |
| <b>ESD susceptibility</b>                |                         |                          |                          |                   |              |                             |
| ESD robustness all pins (HBM)            | $ V_{ESD(HBM,local)} $  | $\qquad \qquad -$        | $\overline{\phantom{m}}$ | $\overline{2}$    | kV           | HBM $3$                     |
| ESD robustness OUT vs GND<br>vs VS (HBM) | $ V_{ESD(HBM,global)} $ | $\overline{\phantom{0}}$ | $\overline{\phantom{0}}$ | 6                 | kV           | HBM $3$                     |
| ESD robustness all pins (CDM)            | $ V_{ESD(CDM)} $        | —                        | $\overline{\phantom{0}}$ | 500               | <b>TC</b>    | CDM $4$                     |
| (table continues)                        |                         |                          |                          |                   |              |                             |

<sup>&</sup>lt;sup>1</sup> Not subject to production test, specified by design.<br><sup>2</sup> Maximum applicable single pulse current depends

<sup>2</sup> Maximum applicable single pulse current depends on  $t_{\text{pulse}}$ . See figure maximum single pulse current.<br>3 Human body model "HBM" robustness: class 2 according to AEC-0100-002

Human body model "HBM" robustness: class 2 according to AEC-Q100-002.

<sup>&</sup>lt;sup>4</sup> Charged device model "CDM" robustness: class C2a according to AEC-Q100-011 Rev D. "TC" corresponds to "test condition" according to AEC-Q100-011.



## **3 General product characteristics**

#### **Table 2 (continued) Absolute Maximum Ratings**

 $\tau_{\rm j}$  = -40°C to 150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)  $1$ 



Latchup Robustness: class II according to AEC-Q100-04

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the datasheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.



**Figure 5 Maximum single pulse current BTN9990LV**

The diagram shows the maximum single pulse current that can be applied for a given pulse time  $t_{\text{pulse}}$ . The maximum achievable current may be smaller and depends on the overcurrent detection level. Pulse time may be limited due to thermal protection of the device.

<sup>&</sup>lt;sup>1</sup> Not subject to production test, specified by design.

<sup>&</sup>lt;sup>4</sup> Charged device model "CDM" robustness: class C2a according to AEC-Q100-011 Rev D. "TC" corresponds to "test condition" according to AEC-Q100-011.



**3 General product characteristics**

## **3.2 Functional range**

The parameters of the functional range are listed in the following table:

#### **Table 3 Functional range**



## **3.3 Thermal resistance**

This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to <https://www.jedec.org/>

#### **Table 4 Thermal resistance**



Note: Within the functional or operating range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the electrical characteristics table.

 $5$  Not subject to production test, specified by design.<br> $6$  Not subject to production test, specified by design

<sup>&</sup>lt;sup>6</sup> Not subject to production test, specified by design.<br><sup>7</sup> According to Jedec JESD51-2-5-7 at natural conve

<sup>7</sup> According to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The device (chip + package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 µm Cu, 2 x 35 µm Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer.



# **4 Block description and characteristics**

## **4.1 Supply characteristics**

## **Table 5 Supply characteristics**

 $V_S$  = 8 V to 18 V,  $T_j$  = -40°C to 150°C, /<sub>L</sub> = 0 A, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)



<sup>8</sup> Not subject to production test, specified by design.



## **4 Block description and characteristics**



Figure 6 Typical quiescent current  $I_{VS(OFF)}$  characteristics

## **4.2 Power stages**

The power stages of the BTN9990LV consist of a p-channel vertical DMOS transistor for the high-side switch and a n-channel vertical DMOS transistor for the low-side switch. All protection and diagnostic functions are located in a separate driver IC. Both switches allow active freewheeling and thus minimizing power dissipation during PWM control.

The ON-state resistance  $R_{\mathsf{ON}}$  is dependent on the supply voltage  $\mathsf{V}_\mathsf{S}$  as well as on the junction temperature  $T_\mathsf{j}.$ The typical ON-state resistance characteristics are shown in Figure 7.





**Figure 7** Typical ON-state resistance vs. supply voltage  $V_s$ 



#### **Table 6 Power stages – static characteristics**

 $V_{\sf S}$  = 8 V to 18 V,  $T_{\sf j}$  = -40°C to 150°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)



<sup>9</sup> Not subject to production test, specified by design.<br> $\frac{10}{2}$  Due to active freewheeling diode is conducting onl

Due to active freewheeling, diode is conducting only for a few us, depending on the selected slew rate SRx.



## **Table 6 (continued) Power stages – static characteristics**

 $V_{\sf S}$  = 8 V to 18 V,  $T_{\sf j}$  = -40°C to 150°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)



#### **Table 7 Power stages – dynamic characteristics**

Paragraph condition: V<sub>S</sub> = 13.5 V, T<sub>j</sub> = -40°C to 150°C, R<sub>load</sub> = 2 Ω, 30 μH < L<sub>load</sub> < 40 μH (in series to R<sub>load</sub>), single pulse,  $I_{\text{OUT}}$  > 90 mA freewheeling, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)



<sup>9</sup> Not subject to production test, specified by design.<br> $\frac{10}{2}$  Due to active freewheeling diode is conducting onl

Due to active freewheeling, diode is conducting only for a few µs, depending on the selected slew rate SRx.



#### **4 Block description and characteristics**

#### **Table 7 (continued) Power stages – dynamic characteristics**

Paragraph condition: V<sub>S</sub> = 13.5 V, T<sub>j</sub> = -40°C to 150°C, R<sub>load</sub> = 2 Ω, 30 μH < L<sub>load</sub> < 40 μH (in series to R<sub>load</sub>), single pulse,  $I_{\text{OUT}}$  > 90 mA freewheeling, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)





#### **4 Block description and characteristics**

#### **Table 7 (continued) Power stages – dynamic characteristics**

Paragraph condition: V<sub>S</sub> = 13.5 V, T<sub>j</sub> = -40°C to 150°C, R<sub>load</sub> = 2 Ω, 30 μH < L<sub>load</sub> < 40 μH (in series to R<sub>load</sub>), single pulse,  $I_{\text{OUT}}$  > 90 mA freewheeling, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)





#### **4 Block description and characteristics**

#### **Table 7 (continued) Power stages – dynamic characteristics**

Paragraph condition: V<sub>S</sub> = 13.5 V, T<sub>j</sub> = -40°C to 150°C, R<sub>load</sub> = 2 Ω, 30 μH < L<sub>load</sub> < 40 μH (in series to R<sub>load</sub>), single pulse,  $I_{\text{OUT}}$  > 90 mA freewheeling, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)



## **4.2.1 Switching times**





**Figure 8 Definition of switching times high-side (Rload to GND)**



**4 Block description and characteristics**



## **Figure 9 Definition of switching times low-side (Rload to VS)**

Due to the timing differences for the rising and the falling edge there will be a slight difference between the length of the input pulse and the length of the output pulse. It can be calculated using the following formulas for  $\Delta t_{\text{XS}} = t_{\text{IN}} - t_{\text{OUT}}$ :

- $\Delta t_{\rm HS} = (t_{\rm dr(HS)} + 0.5 t_{\rm r(HS)}) (t_{\rm df(HS)} + 0.5 t_{\rm f(HS)})$
- $\Delta t_{LS} = (t_{df(LS)} + 0.5 t_{f(LS)}) (t_{dr(LS)} + 0.5 t_{r(LS)})$

One of 8 different slew rates (SR) can be selected as described in Chapter 4.4.2.

After waking up from stand-by mode, the slew rate level SR0 is selected.

## **4.3 Protection functions**

The device provides integrated protection functions. These are designed to prevent IC destruction under fault conditions described in the datasheet. Fault conditions are considered as "outside" normal operating range.

Protection functions are not designed to be used for continuous or repetitive operation, with the exception of the overcurrent protection (Chapter 4.3.3) and undervoltage shutdown (Chapter 4.3.1).

Undervoltage, overtemperature and overcurrent events are indicated by a fault current *I*<sub>IS(fault)</sub> at the IS pin as described in Chapter 4.4.3.

The protection functions of the BTN9990LV are prioritized in the following way:



## **Table 8 Protection functions priorities**

#### **Table 9 Electrical characteristics – protection functions**

 $V_S$  = 8 V to 18 V,  $T_{\rm j}$  = -40°C to 150°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)



#### **Undervoltage shutdown**



## **Table 9 (continued) Electrical characteristics – protection functions**

 $V_{\sf S}$  = 8 V to 18 V,  $T_{\sf j}$  = -40°C to 150°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)



## **4.3.1 Undervoltage shutdown with restart**

To avoid uncontrolled motion of the driven motor at low voltages the device switches off (output is tri-state), if the supply voltage drops below the switch-OFF voltage  $V_{UV(OFF)}$ .

If a slew rate level SR0 to SR4 is selected, the NovalithIC™+ will switch off with the selected slew rate in case of an undervoltage detection. For slew rate level SR5 to SR7, the device will switch off with slew rate level SR4 instead.

As soon as the supply voltage VS rises above the switch-ON voltage  $V_{UV(ON)}$ , with a hysteresis of  $V_{UV(HY)}$ , the output channel of the device follows the IN pin again.

The restart is delayed with a time  $t_{\text{UVD}}$  which protects the device in case the undervoltage condition is caused by a short circuit event (according to AEC-Q100-012).

After power-up, the device is starting without waiting for the delay time  $t_{\text{UVD}}$ .

The slew rate level and the undervoltage event are stored in analog latches, which are supplied by the INH or/and IN pin. Thus at least one of the two pins always shall be set high during this undervoltage event,

 $11$  Not subject to production test, specified by design.



#### **4 Block description and characteristics**

until the presence of the *I<sub>IS(fault)</sub> current, to keep the previously set slew rate level after the undervoltage* shutdown.

In the case of both INH and IN being 0 during an undervoltage event, a power on reset is performed.

In case of an undervoltage event, the fault current /<sub>IS(fault)</sub> is provided at the IS pin, once the supply voltage rises above  $V_{UV(ON)}$  again.

The fault signal at the IS pin is reset after  $t_{\text{UVD}}$  after the supply voltage rises above  $V_{\text{UV(OM)}}$ . This behavior is shown in Figure 10.





## **4.3.2 Overtemperature protection**

The NovalithIC™+ is protected against overtemperature by an integrated temperature sensor. Overtemperature leads to a shutdown of the output stage (both the high-side and low-side switch).

This state is latched until the device is reset by a low signal with a minimum length of  $t_{\text{reset}}$  at the INH and IN pin, provided that its temperature has decreased at least the thermal hysteresis ΔT in the meantime.

If a slew rate level SR0 to SR4 is selected, the NovalithIC™+ will switch off with the selected slew rate in case of overtemperature. For slew rate level SR5 to SR7, the device will switch off with slew rate level SR4 instead.

## **4.3.3 Overcurrent protection**

The current in the bridge is measured in both switches.

As soon as the current in forward direction in one switch (high-side or low-side) is reaching the limit  $I_{OCx}$ , the device goes either into current limitation mode or switches off with latch, depending on the selected SR-level. The corresponding dependencies are described in Table 10.











## **4.3.3.1 Current limitation**

If this mode is selected according to Table 10 and the current in forward direction in one switch (high-side or low-side) has reached the limit  $I_{\text{OC}x}$ , the affected switch is deactivated and the other switch is activated for  $t_{\text{CLS}}$ . During that time all changes at the IN pin are ignored.

However, during current limitation, the INH pin can still be used to switch both MOSFETs off.

After  $t_{C}$  the switches follow the IN pin again.

The fault signal at the IS pin is reset after 1.5  $*$   $t_{C1}$ , This behavior is shown in Figure 11.



**Figure 11 Timing diagram current limitation (inductive load)**

For this mode, the MOSFETs are switched off each with the same slew rates (SR-level) as in normal operation.

In combination with a typical inductive load, such as a motor, this results in a switched mode current limitation. This method of limiting the current has the advantage of greatly reduced power dissipation in the BTN9990LV compared to driving the MOSFET in linear mode.

Therefore it is possible to use the current limitation for a short time without exceeding the maximum allowed junction temperature (e.g. for limiting the inrush current during motor start up). However, the regular use of the current limitation is allowed as long as the specified maximum junction temperature is not exceeded. Exceeding this temperature can reduce the lifetime of the device.

## **4.3.3.2 Switch-OFF with latch**

If this mode is selected according to Table 10 and as soon as the current in forward direction in one switch (high-side or low-side) has reached the limit  $I_{\text{OC}x}$ , both output stages are shut down. This state is latched until



the device is reset by a low signal with a minimum length of  $t_{reset}$  at the INH and IN pin. This behavior is illustrated in Figure 12.

In order to minimize power dissipation, the MOSFETs are switched off each with the same slew rate level SR4.



#### **Figure 12 Timing diagram switch-OFF with latch (inductive load)**

## **4.3.4 Short circuit protection**

The device provides embedded protection functions against

- Output short circuit to ground
- Output short circuit to supply voltage
- Short circuit of load

The short circuit protection is realized by the previously described undervoltage and overcurrent protection in combination with the overtemperature shutdown of the device.

## **4.4 Control and diagnostics**

The control inputs IN and INH consist of TTL/CMOS compatible Schmitt triggers with hysteresis which control the integrated gate drivers for the MOSFETs. Setting the INH or/and IN pin to high enables the device. When the INH pin is high, one of the two power switches is switched on depending on the status of the IN pin. To deactivate both switches, the INH pin has to be set to low. No external driver is needed. The BTN9990LV can be interfaced directly to a microcontroller, as long as the maximum ratings in Chapter 3.1 are not exceeded.

#### **Table 11 Electrical characteristics – control and diagnostics**

 $V_S$  = 8 V to 18 V,  $T_{\rm j}$  = -40°C to 150°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)





## **Table 11 (continued) Electrical characteristics – control and diagnostics**

 $V_{\sf S}$  = 8 V to 18 V,  $T_{\sf j}$  = -40°C to 150°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)



 $12$  Not subject to production test, specified by design.



## **Table 11 (continued) Electrical characteristics – control and diagnostics**

 $V_{\sf S}$  = 8 V to 18 V,  $T_{\sf j}$  = -40°C to 150°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)



## **4.4.1 Dead time generation**

In bridge applications it has to be assured that the high-side and low-side MOSFET are not conducting at the same time, connecting directly the battery voltage to GND. This is assured by a circuit in the driver IC, generating a so called dead time between switching off one MOSFET and switching on the other.

The dead time generated in the driver IC is dependent on the selected slew rate.

## **4.4.2 Adjustable slew rate**

In order to optimize electromagnetic emission, one of 8 different switching speeds for the MOSFETs can be selected. This selectability allows the user to optimize the balance between emission and power dissipation within his own application. The slew rate adjustment function is only accessible, if no fault is present.

In case the device was in stand-by mode previously, the function is available after the device wake-up time  $t_{\text{wakeun}}$ . Therefore the first pulse at pin IN needs to exceed the wake-up time  $t_{\text{wakeup}}$ .

When INH = low and IN = high without a fault being present, the device is in SR selection mode with both high-side and low-side MOSFETs being switched off.

When the SR selection mode initially is entered, a temperature information is provided as described in Chapter 4.4.3.2 at the IS pin independently from the selected SR-level.

Only when IN goes low (falling edge) for a duration of  $t_{SR}$ , the next mode is selected when IN rises again. During this transition pulse, the INH pin has to be low permanently.

In the next mode, the slew rate won't be changed, but a current sense signal /<sub>IS(SRx)</sub> depending on the currently selected SR-level SRx (as further described in Chapter 4.4.3.2) is provided at the IS pin. This allows to validate if the desired SR-level has been selected.

For any further transition pulse, the next SR-level will be selected. The newly selected SR-level then will be indicated at the IS pin with the corresponding  $I_{\mathsf{IS}(\mathsf{S}\mathsf{R}\mathsf{X})}.$ 

After reaching SR-level SR7, the next selectable SR-level is SR0 again. This procedure is illustrated in Figure 13.

The SR selection mode is left if a fault occurs or by setting INH to high. The procedure is shown in the state diagram in Figure 16.

The states at pin IN and INH may not transition synchronous in the same direction, therefore a time delay of  $t_{\text{lag}}$ need to be applied.

After stand-by and power-up, the default value for the slew rate is level SR0.

 $12$  Not subject to production test, specified by design.



After an undervoltage event the selected slew rate level is persistent, under the conditions described in Chapter 4.3.1 with more details.

In case an undervoltage event occurs during the slew rate selection mode, the slew rate configuration can not be guaranteed. Therefore slew rate programming need to be repeated once the undervoltage event has disappeared.



#### **Figure 13 Slew rate level selection**

Note:  $t_{\text{wakeun}}$  is only needed if the device was in stand-by-mode before.

## **4.4.3 Status flag diagnosis with current and temperature sense capability**

The sense pin IS is used as a combined current sense, temperature sense, slew rate level feedback and fault flag output. Further details, in which state which signal is provided by the IS pin is described in Table 12. The IS pin has three different modes of operation:

## **4.4.3.1 Current sense**

In normal operation (current sense mode), with the IN and INH pin being high (for further details see Table 12), a current source is connected to the IS pin, which delivers a current proportional to the forward load current flowing through the active high-side switch.

The sense current can be calculated out of the load current by the following equation.

 $I_{\text{IS}} = I_{\text{L}}$  /  $dk_{\text{ILIS}} + I_{\text{IS(offset)}}$ 

The other way around, the load current can be calculated out of the sense current by following equation.

 $I_L = dK_{\text{lLIS}} \cdot (I_{\text{IS}} - I_{\text{lS(offset)}})$ 

The differential current sense ratio  $dk_{\text{dis}}$  is defined by.

 $dk_{\text{ILIS}} = (I_{L2} - I_{L1}) / (I_{1S}(I_{L2}) - I_{1S}(I_{L1}))$ 

If the high-side drain current is zero (/<sub>SD(HS)</sub> = 0 A) the offset current /<sub>IS</sub> = /<sub>IS(offset)</sub> still will be driven. The external resistor  $R_{\sf IS}$  determines the voltage per IS output current. The voltage can be calculated by  $V_{\sf IS}$  =  $R_{\sf IS} \cdot I_{\sf IS}$ .



## **4 Block description and characteristics**



#### **Figure 14 Sense current vs. load current**

## **4.4.3.2 Temperature sense and slew rate feedback**

In slew rate selection mode, with the IN pin being high and the INH being low after the first transition (further details see Chapter 4.4.2) the IS pin provides a constant current /<sub>IS(SRx)</sub>, allowing to distinguish between the different SR-levels.

The sense current /<sub>IS</sub> can be calculated as follows for the slew rate level SRx:

#### $I<sub>IS(SRx)</sub> = I<sub>IS(SR0)</sub> - x \cdot I<sub>IS(SR_step)</sub>$

To correctly determine all eight slew rate levels, I<sub>IS(SR0)</sub> and each individual device's I<sub>IS(SR\_step)</sub> have to be calibrated.

When initially entering the SR selection mode, a current source is connected to the IS pin, which delivers a current proportional to the junction temperature of the control chip  $T_{CC}$ , which is illustrated in Figure 15. The sense current /<sub>IS(T)</sub> can be calculated out of the junction temperature in Kelvin T[K] by the following equation:

 $I_{\text{IS(T)}} = k_{\text{TIS}} \cdot T_{\text{CC}}$ 

Based on the temperature coefficient  $k_{\text{TIS}}$ , the temperature  $T_{\text{CC}}$  then calculates as follows:

 $T_{\text{CC}} = I_{\text{IS(T)}} / k_{\text{TIS}}$ 



**4 Block description and characteristics**





## **4.4.3.3 Fault feedback**

In case of a fault condition, according to the truth table (Table 12), the status output is connected to a current source which is independent of the load current and provides /<sub>IS(fault)</sub>. The maximum voltage at the IS pin is determined by the choice of the external resistor and the supply voltage.

## **4.4.4 Truth table**

## **Table 12 Truth table**





#### **4 Block description and characteristics**





1) Sense current present  $\leq I_{\text{IS(offset)}}$ .

2) The device only goes into stand-by mode if no fault is present.

3) Current sense - high-side (CS): /<sub>IS</sub> = /<sub>L</sub> / dk<sub>ILIS</sub> + /<sub>IS(offset)</sub>, for details see Chapter 4.4.3.1.

4) Requires the reset of the fault latch with INH = IN = low for  $t_{\text{reset}}$  to get back to normal operation.

5) Will return to normal operation after  $t_{\sf CLS}$ ; Fault signal /<sub>IS(fault)</sub> is reset after 1.5\* $t_{\sf CLS}$  (see Chapter 4.3.3.1).

6) When V<sub>S</sub> > V<sub>UV(ON)</sub> (rising), the device will return to normal operation after  $t_{\sf UVD}$ ; Fault signal /<sub>IS(fault)</sub> is reset after  $t_{\sf UVD}$  (see Chapter 4.3.1).

#### **Table 13 Switches – states table**





## **4 Block description and characteristics**



**Figure 16 Simplified state diagram**



**5 Application information**

# **5 Application information**

Note: The following information is given as a hint for the implementation of the device only and cannot be regarded as a description or warranty of a certain functionality, condition or quality of the device.



**Figure 17 Application circuit: H-bridge with two BTN9990LV**

Note: This is a simplified example of an application circuit. The function must be verified in the real application.

To stabilize the supply voltage  $V_S$  in PWM operation or in over current limitation a sufficient dimensioned low ESR electrolytic capacitor CDC-Link is needed. It prevents destructive voltage peaks and drops. The voltage ripple at the NovalithIC™ VS pin to GND must be kept below 1 V peak-to-peak and the capacitors need to be sized accordingly. Therefore the ceramic capacitors C10/C11 respectively C20/C21 must be placed close to the device pins VS and GND. The traces should be kept as short as possible to minimize stray inductance. The value of the capacitors must be verified in the real application to ensure low ripple and transients at the VS pin. The digital inputs IN and INH need to be protected against over-currents (e.g. caused by induced voltage spikes) by a series resistor of typical 1 kΩ.



## **Figure 18 Application circuit: single half-bridge with load (motor) connected to GND**

Note: This is a simplified example of an application circuit. The function must be verified in the real application.



## **5 Application information**

The applicable PWM frequency for which the output signal at OUT pin tracks the control signal at IN pin depends on:

- Desired duty cycle range of the output OUT (e.g. 20% to 80%)
- Selected slew rate for the output OUT
- Switch-ON and switch-OFF delay times of HS / LS switches ( $t_{dr(HS)}$ ,  $t_{df(LS)}$ ,  $t_{df(HS)}$ ,  $t_{dr(LS)}$ ), depending on slew rate
- Rise-time and fall-time of HS / LS switch  $(t_{r(HS)}, t_{f(LS)}, t_{r(LS)})$ , depending on slew rate



#### **6 Package**



**6 Package**



#### Figure 19 **PG-HSOF-7 (sTOLL)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

For further package information, please visit our website:

<https://www.infineon.com/packages>



**7 Revision history**

# **7 Revision history**



#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

**Edition 2021-10-12 Published by Infineon Technologies AG 81726 Munich, Germany**

**© 2021 Infineon Technologies AG All Rights Reserved.**

**Do you have a question about any aspect of this document? Email: [erratum@infineon.com](mailto:erratum@infineon.com)**

**Document reference IFX-kdq1633081523313**

#### **IMPORTANT NOTICE**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### **WARNINGS**

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[Infineon](https://www.mouser.com/infineon): [BTN9990LVAUMA1](https://www.mouser.com/access/?pn=BTN9990LVAUMA1)